[an error occurred while processing this directive]
   
 
���¿��ټ��� �߼�����
   ��ҳ  �ڿ�����  ��ί��  Ͷ��ָ��  �ڿ�����  ��������  �� �� ��  ��ϵ����
�������պ����ѧѧ�� 2008, Vol. 34 Issue (04) :435-438    DOI:
���� ����Ŀ¼ | ����Ŀ¼ | ������� | �߼����� << | >>
һ�ֶ�����QC-LDPC������ṹ�����ʵ��
����, ������, �Ǹ�*
�������պ����ѧ ������Ϣ����ѧԺ, ���� 100083
Design and implementation of multi-rate quasi-cyclic low-density parity-check code decoder
Zhao Ling, Zhang Xiaolin, Zhi Gang*
School of Electronics and Information Engineering, Beijing University of Aeronautics and Astronautics,Beijing 100083, China

ժҪ
�����
�������
Download: PDF (369KB)   HTML 1KB   Export: BibTeX or EndNote (RIS)      Supporting Info
ժҪ Ϊ��������һ��ϵͳ��ʹ�ö�����LDPC(Low Density Parity Check)���ֵ�����,�����һ��7��Kbit���ȶ�����LDPC���������,�����˸�������֮��У������������,����˸�������ṹ�б����ڵ����㵥Ԫ��У��ڵ����㵥Ԫ�Լ������洢����Ԫ�ĸ��÷���.ͨ���ڱ����ڵ����㵥Ԫ�Լ�У��ڵ����㵥Ԫ�������������ѡͨ����,�Ϳ���ʹ��Щ���㵥Ԫ���ڶ����ʵĴ���.ͨ���ܽŵ�ѡ��,��������֧�ַǹ���0.4���ʡ��ǹ���0.6�����Լ��ǹ���0.8����3�ֹ�������ģʽ,����Altera��˾��FPGA������ʵ��.�ۺϽ������,������ĸ��Ͻṹ�ڲ����˵������������ܵ�ǰ����,�����Զ���0.8����LDPC�뵥�������Ӳ����Դʵ����3���������ֵ�����.
Service
�ѱ����Ƽ�������
�����ҵ����
�������ù�����
Email Alert
RSS
�����������
����
������
�Ǹ�
�ؼ����� ���ܶ���żУ����   ���Ÿ��ʴ������뷽��   ������     
Abstract�� To meet the requirement of using multi-rate low density parity check(LDPC) codes in the communication system, a 7��Kbit code length multi-rate LDPC codes decoder architecture was presented and implemented on a Altera field-programmable gate array device. The similarity between different check matrixes of different rate was analyzed and the variable node processing unit (VNU), the check node processing unit (CNU) and the iteration storage location duplication in the decoder were explained. By adding several switches in the input ports of the VNUs and the CNUs, these processing units can work under different code rates. Using pin selection, three operating modes, namely, the irregular 0.4 code mode, the irregular 0.6 code mode and the irregular 0.8 code mode, are supported. The synthesis result indicates that the proposed multi-rate LDPC code decoder using just a little more resources than a single 0.8 rate LDPC code decoder without any performance loss.
Keywords�� low-density parity-check (LDPC) codes   belief propagation (BP) decoding   multi-rate     
Received 2007-04-06;
About author: �� ��(1980-),��,����������,��ʿ��,zhaoling@ee.buaa.edu.cn.
���ñ���:   
����, ������, �Ǹ�.һ�ֶ�����QC-LDPC������ṹ�����ʵ��[J]  �������պ����ѧѧ��, 2008,V34(04): 435-438
Zhao Ling, Zhang Xiaolin, Zhi Gang.Design and implementation of multi-rate quasi-cyclic low-density parity-check code decoder[J]  JOURNAL OF BEIJING UNIVERSITY OF AERONAUTICS AND A, 2008,V34(04): 435-438
���ӱ���:  
http://bhxb.buaa.edu.cn//CN/     ��     http://bhxb.buaa.edu.cn//CN/Y2008/V34/I04/435
Copyright 2010 by �������պ����ѧѧ��